Blame | Last modification | View Log | Download | RSS feed
ifndef __reg6285inc ; avoid multiple inclusion__reg6285inc equ 1savelisting off ; no listing over this file;****************************************************************************;* *;* AS 1.42 - File REG6285.INC *;* *;* contains SFR and Bit Definitions for ST6285 *;* *;* ST62T85B/E85B Data Sheet, Rev. 2.5, August 1999 *;* *;****************************************************************************;----------------------------------------------------------------------------; Memory AddressesRAMSTART sfr 000h ; Start Address Internal RAM; area 00h..3fh maps to two banks; area 40h..7fh is ROM read windowRAMEND sfr 0bfh ; End Address Internal RAMEESTART sfr 0000h ; Start Address EEPROM (two banks shared with RAM)EEEND sfr 003fh ; End " "segment codeROMSTART label 0080h ; Start Address Internal ROMROMEND label 1fffh ; End " " ROM;----------------------------------------------------------------------------; Interrupt VectorsADC_vect label 0ff0h ; A/D End Of Conversion, shared with...UART_vect label 0ff0h ; UART InterruptTIMER1_vect label 0ff2h ; Timer 1 Underflow, shared with...ARTIMER_vect label 0ff2h ; AR Timer Overrflow/Compare, shared with...PORTA_vect label 0ff4h ; Ext. Interrupt Port A, shared with...PORTB_vect label 0ff4h ; Ext. Interrupt Port B, shared with...PORTC_vect label 0ff4h ; Ext. Interrupt Port CSPI_vect label 0ff6h ; SPI InterruptNMI_vect label 0ffch ; Non Maskable InterruptRESET_vect label 0ffeh ; RESET;----------------------------------------------------------------------------; GPIO (irregular layout); NOTE: register overview lists ORB @ 0ceh, but later description says 0cdh,; which makes more sense:include "gpio.inc"__defgpio "A",0c0hDRB sfr 0c1h ; Port B Data RegisterDDRB sfr 0c5h ; Port B Data Direction RegisterORB sfr 0ceh ; Port B Option RegisterDRC sfr 0c3h ; Port C Data RegisterDDRC sfr 0c6h ; Port C Data Direction RegisterORC sfr 0cfh ; Port C Option Register;----------------------------------------------------------------------------; CPUinclude "ior.inc"DRBR sfr 0cbh ; Data RAM Bank RegisterDRBR6 bit 6,DRBR ; Map LCD RAM Page 2DRBR5 bit 5,DRBR ; Map LCD RAM Page 1DRBR4 bit 4,DRBR ; Map RAM Page 2DRBR3 bit 3,DRBR ; Map RAM Page 1DRBR1 bit 1,DRBR ; Map EEPROM Page 1DRBR0 bit 0,DRBR ; Map EEPROM Page 0EECTL sfr 0dfh ; EEPROM Control RegisterE2OFF bit 6,EECTL ; Stand-by Enable BitE2PAR1 bit 3,EECTL ; Parallel Start BitE2PAR2 bit 2,EECTL ; Parallel Mode EnE2BUSY bit 1,EECTL ; EEPROM Busy BitE2ENA bit 0,EECTL ; EEPROM Enable Bit;----------------------------------------------------------------------------; Watchdoginclude "wdg.inc"DWDR sfr WDGR ; alternate name in older data sheets;----------------------------------------------------------------------------; Analog/Digital Converterinclude "adc.inc";----------------------------------------------------------------------------; Timerinclude "timer.inc"__deftimer 0d2h,""TOUT1 bit 5,TSCR ; Timer Output ControlDOUT1 bit 4,TSCR ; Data Outputinclude "artimbas.inc"__defartimbas 0e0h;----------------------------------------------------------------------------; UARTinclude "uart.inc";----------------------------------------------------------------------------; SPISDSR sfr 0ddh ; SPI Data/Shift RegisterSIDR sfr 0c2h ; SPI Interrupt Disable Register;----------------------------------------------------------------------------; LCD ControllerLCDCR sfr 0dch ; LCD Mode Control RegisterMUX16 bit 7,LCDCR ; Multiplexing Ratio SelectMUX11 bit 6,LCDCRHF bfield LCDCR,3,3 ; Oscillator SelectLF bfield LCDCR,0,2 ; Base frame Frequency Selectrestoreendif ; __reg6285inc